Diretrizes de Projeto de Manufatura SMT
Todos os PCBs serão projetados com as seguintes diretrizes de preferência para escolha de componentes, posicionamento e tamanho da trilha. Esta estratégia destina-se a aproveitar ao máximo os recursos de design e fabricação da ANS e minimizar os custos gerais de fabricação:
2.1 Faixas de Sinal
8-mil tracks with 8-mil minimum clearance will be used where higher density requirements dictate. Where required because of density requirements, it will be possible to use 6-mil tracks with 6-mil minimum clearance. This will be avoided if at all possible, and will not be done without approval by Physical Design Management. Base copper foil for boards routed with 8-mil or 6-mil tracks will be ½ ounce, typically, and will generally be plated up to 1 ounce finished weight. There will continue to be a requirement to use the largest track and clearance possible for a given PBA, starting from 0.025 inches/0.025 inches and working downward.
2.2 Power Tracks
Power supply and ground distribution busses (when not solid or hatched planes) may have to shrink on dense PBAs from the present standard of 0.025 inches minimum. The heavier track will be used if space permits. Where 0.025 inches track is used for the main distribution paths a smaller track (0.015 inches to 0.025 inches) must be used to connect to SMT component pads.
2.3 Minimum Component Spacings
3.1 Conductor Spacings
Rules governing acceptable layout practices for SMT devices are shown in Figures 7A and 7B. Unacceptable practices are shown in Figures 8A and 8B. Maximum conductor width as it enters a land area for an SMT part is 0.025 inches with a maximum of two 0.025 inches tracks entering any given land (on opposite ends).
The minimum allowed distance between an SMT solder pad and a tented via is 0.010 inches. If the via is not tented the minimum distance is 0.020 inches.
On the secondary side of the PCB the minimum allowed distance between exposed conductors is 0.030 inches. (Conductors are defined as traces, vias, test pads, and solder pads.)
3.2 PCB Construction
Standard panel size will be used to minimize setup times for manufacturing processes. The standard panel size may contain one or more PCBs depending on the card size. The individual PCBs will be sheared from the panel after al assembly processes. Figure 9 shows the standard panel dimensions.
Breakaway Option – Since PCBs will be assembled in a panel of multiples the individual cards must be removed from the panel. The typical way to remove individual card is by shearing them from the panel. Where applicable breakaways should be used to reduce the material handling requirements during assembly. Figures 10A and 10B shows two breakaway options to choose from.
Photo imagable solder mask is required with a maximum thickness of 0.003 inches.
For a low tech, low density card, standard epoxy mask is acceptable.
Tolerance of tooling hole diameters is –0.000 +0.002 inches.
Solder mask over bare copper must be used.
Minimum solder plating (or leveled) thickness over copper is 0.0003 inches with a maximum of 0.001 inches.
No solder mask allowed within 0.040 inches of a fiducial mark.
No solder mask is allowed on SMT pads.
Silkscreen Requirements
3.3 Card Edge Clearance
To meet UL requirements, absolute minimum card-edge design clearance for any conductor will be 0.060 inches. This must include any possible tolerance of routing or shearing the board from a panel. From an assembly aspect a minimum edge clearance of 0.150-.200 inches is required on the primary and secondary sides of the PCB.
Internal tracks and planes must not be designed closer than 0.050 inches to the card edge.
3.4 Placement of Polarized Components
It is preferred that all polarized components be placed on the PCB in the same orientation.
3.5 Wave Soldering Layout Guidelines
When discrete components (or active component) require attachment to the secondary side of the PCB utilizing the wave soldering process, special layout rules apply:
3.6 Via Hole Considerations and Constraints
VIAs used in SMT and FINELINE designs will use 0.015 inch finished diameter holes in a pad with a minimum diameter of 0.032 inches. All vias will be “tented” (covered with solder mask) on both sides of PWB to minimize soldering problems and to insure a good vacuum seal on the incircuit tester.
VIAS that have been tented can be placed under components.
In situations where the VIAS are not tented with solder mask “DO NOT PLACE VIAS UNDER LOW PROFILE COMPONENTS.” Low profile components are defined as components wit bodies less than 0.012 inches above the cards surface. Most discrete resistors and capacitors fall into the low profile category.
Through VIAS are the preferred type but blind VIAS or buried VIAS can be used if required due to space constraints. Blind and buried VIAS should be avoided if possible!
Un-tented VIAS must be a minimum of 0.020 inches from SMT pads (see Figure 7B). If the VIAS are tented, the VIAS must be a minimum of 0.010 inches from respective SMT pads.
3.7 Tooling Hole Requirements
Tooling holes are required for auto assembly processes. The standard tooling hole diameter is 0.127+0.002/-0.000 inches diameter. PWBs will typically be assembled in standard panel form as shown in Figure 9.
All assembly tooling holes must be unplated.
3.8 Fiducial Mark Requirements
Fiducial marks are required for automatic placement of surface mounted devices (SMDs). The fiducial marks allow the placement equipment to optically recognize the artwork pattern on the PCB. The fiducial marks dimensional requirements are shown in Figure 13.
The fiducial marks should be located in three corners of individual PCBs as shown in Figure 14. Two fiducial marks should also be located around large SMT devices (larger than 68 pin) or fine pitch devices.
3.9 Design for Thermal Balance
If densely populated areas and nondensely populated areas exist on a single layout then thermal mismatch can be experienced during the reflow process. This means components on one area of the card may get too hot while the other areas have cold solder joints.
PLCCs normally cause thermal mismatch due to their size. The following rules apply:
3.10 Dead Space
Dead space is required for manufacturing since the conveyors are used to transport the boards by its edges during manufacturing processes and for fitting test fixtures. Figure 15 shows dead space requirements.
Alternatives to dead space on individual PCBs are the use of panels or breakouts. Breakaways can be used to handle the board through manufacturing and can be removed after test.
3.11 Components Under Components
Placement of low profile components under other components on the same side of the PCB should be avoided. Components under components are very difficult to inspect, troubleshoot or repair.
3.12 Standard Hole Sizes
Use the minimum number of hole sizes as possible (8 or less).
3.13 Trace Run Paths
Take the shortest practicle distance between two points. Keep traces as far away from exposed conductors as possible. If solder mask is poorly registered or the mask is damaged shorting could occur if circuits are too dense. See Figure 3.
The following guidelines are presented to summarize testability layout rules for PCBs that will utilize an in-circuit test.
If the PBA requires markings to be used by the customer (option blocks, switches, LEDs, etc.) these markings must be screened or etched on the board. A minimum of 0.060 inch text.
A minimum of 0.020 inches designed clearance is required between SMT pads and silkscreened markings.
Ink used must not deteriorate or bleed contaminants on to SMT or thru-hole pads under exposure to IR Reflow, Vapor phase Reflow, Freon cleaning or wave soldering.
PBA Requirements – Electronic Format
Documentation
Gerber Files – 274X Format
Drill or Fabrication Drawing
Schematic
X-Y Drill Plan
Assembly
Primary Side Assembly Drawing
Secondary Side Assembly Drawing
Silkscreen Drawing
Bill of Materials
SMT Primary Side
SMT Secondary Side
Board Drilling
Board Blank
Drill Plan
Specifications and Layer Configuration Data
Supplemental Mechanical Detail Drawing
Paste Screen
Primary Side Detail
Secondary Side Detail (If required)
Miscellaneous
Test, Performance, and Technical Specs
Mechanical Details (Front Panels, Covers, etc.)
Process Specs
Manufacturing Data
Test
Test Drill Files
Manufacturing
X-Y Coordinates of all Components
Electronic BOM (Excel, CSV, or TXT)
Conventional Component Auto-insertion
Auto Inspection Data
Test Node Data
SMT device shape dimensions will be based on IPC-SM-782. The pad geometries defined must be incorporated into the CAD shape libraries.
When the geometries are updated to improve manufacturability, the CAD date base must be updated. When old designs are updated, the updated pad geometries should be incorporated. ENs and ECOs must specify which pad geometries should change.
If any new information becomes available or if new requirements arise based on experience the following procedure should be followed to insure the information is documented in the official SMT design guidelines.
Figure 4A
Primary Side Layout
Figura 4B
Layout Lateral Primário
Figura 5
Layout do Lado Secundário
Observação: todas as dimensões em mils/0,001 polegadas (mostradas de bloco para bloco)
FIGURA 5 (continuação)
Layout do Lado Secundário
PARA TODOS OS OUTROS CASOS:
Observação: todas as dimensões em mils/0,001 polegadas (mostradas de bloco para bloco)
Figura 6
Ferramentas de rebitar para folga SMT (lado inferior)
Figura 7A
Disposição Aceitável
Figura 7B
Layout aceitável
Figura 8A
Layout inaceitável
Figura 8B
Layout inaceitável
Figura 9
Figura 10A
Figura 10B
Figura 11
Layout do Lado Secundário
(EVITAR SE POSSÍVEL)
Figura 12A
Evite componentes de chip adjacentes soldados por onda desconcertante
Figura 12B
Layout do Lado Secundário
** Evite escalonar ou colocar tipos de pacotes incomuns um atrás do outro para solda por onda.
** Para projetos de tecnologia mista, o uso de sots, capacitores de tântalo e SOICs deve ser evitado no lado secundário.
Figura 13
Almofada Fiducial
Figura 14
Figura 15